Fault-Tolerant VLSI Processor Array for the SVD

Date
1989-10-01
Journal Title
Journal ISSN
Volume Title
Publisher
IEEE Computer Society Press
Abstract

Dynamic reconfiguration techniques are presented for a two-dimensional systolic array for the SVD of a matrix. Extra computation time is not required, since idle time inherent in the array is exploited. The scheme does not require additional spare processors and is easily implemented in VLSI. Only minor hardware and communication time increases within each processing element are required.

Description
Advisor
Degree
Type
Conference paper
Keywords
Citation

J. R. Cavallaro, C. D. Near and M. U. Uyar, "Fault-Tolerant VLSI Processor Array for the SVD," 1989.

Has part(s)
Forms part of
Rights
Link to license
Citable link to this page