Design and Analysis of Heterogeneous DSP/FPGA Based Architectures for 3GPP Wireless Systems

Date
2006-04-01
Journal Title
Journal ISSN
Volume Title
Publisher
IEEE
Abstract

This paper shows how iterative hardware/software partitioning in heterogeneous DSP/FPGA based embedded systems can be utilized to achieve real-time deadlines of modern 3GPP wireless equalization workloads. By utilizing a well defined set of application partitioning criteria in tandem with SOC simulation tools, we are able to show a greater than six fold improvement in application performance and ultimately meet, and even exceed real-time data processing deadlines.

Description
Advisor
Degree
Type
Conference paper
Keywords
Real time systems, Embedded systems, FPGA, System partitioning, Wireless applications
Citation

M. C. Brogioli, M. Gadhiok and J. R. Cavallaro, "Design and Analysis of Heterogeneous DSP/FPGA Based Architectures for 3GPP Wireless Systems," 2006.

Has part(s)
Forms part of
Published Version
Rights
Link to license
Citable link to this page