High Throughput VLSI Architecture for Soft-Output MIMO Detection Based on A Greedy Graph Algorithm

dc.citation.conferenceDate2009en_US
dc.citation.conferenceNameACM/IEEE Great Lakes Symposium on VLSIen_US
dc.citation.firstpage445
dc.citation.lastpage450
dc.citation.locationBoston, MAen_US
dc.contributor.authorSun, Yang
dc.contributor.authorCavallaro, Joseph R.
dc.contributor.orgCenter for Multimedia Communicationen_US
dc.date.accessioned2012-06-11T21:26:17Z
dc.date.available2012-06-11T21:26:17Z
dc.date.issued2009-05-01eng
dc.description.abstractMaximum-likelihood (ML) decoding is a very computational-intensive task for multiple-input multiple-output (MIMO) wireless channel detection. This paper presents a new graph based algorithm to achieve near ML performance for soft MIMO detection. Instead of using the traditional tree search based structure, we represent the search space of the MIMO signals with a directed graph and a greedy algorithm is applied to compute the a posteriori probability (APP) for each transmitted bit. The proposed detector has two advantages: 1) it keeps a fixed throughput and has a regular and parallel datapath structure which makes it amenable to high speed VLSI implementation, and 2) it attempts to maximize the a posteriori probability by making the locally optimum choice at each stage with the hope of finding the global minimum Euclidean distance for every transmitted bit. Compared to the soft K-best detector, the proposed solution significantly reduces the complexity because sorting is not required, while still maintaining good bit error rate (BER) performance. The proposed greedy detection algorithm has been designed and synthesized for a 4 x 4 16-QAM MIMO system in a TSMC 65 nm CMOS technology. The detector achieves a maximum throughput of 600 Mbps with a 0.79 mm2 core area.en_US
dc.identifier.citationY. Sun and J. R. Cavallaro, "High Throughput VLSI Architecture for Soft-Output MIMO Detection Based on A Greedy Graph Algorithm," 2009.*
dc.identifier.doihttp://dx.doi.org/10.1145/1531542.1531645en_US
dc.identifier.otherhttp://scholar.google.com/scholar?cluster=4946948289404088569&hl=en&as_sdt=0,44
dc.identifier.urihttps://hdl.handle.net/1911/64238
dc.language.isoengen
dc.publisherACMen_US
dc.subjectMIMO detectionen_US
dc.subjectVLSI architectureen_US
dc.subjectASIC designen_US
dc.subject.otherBest Student Paper Awarden_US
dc.titleHigh Throughput VLSI Architecture for Soft-Output MIMO Detection Based on A Greedy Graph Algorithmen_US
dc.typeConference paperen_US
dc.type.dcmiTexten
dc.type.dcmiTexten_US
Files
Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
2009_GLSVLSI_Sun.pdf
Size:
637.67 KB
Format:
Adobe Portable Document Format
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.61 KB
Format:
Item-specific license agreed upon to submission
Description: