Cavallaro, Joseph R.Near, Christopher D.Uyar, M. Umit2012-05-182012-05-181989-10-01J. R. Cavallaro, C. D. Near and M. U. Uyar, "Fault-Tolerant VLSI Processor Array for the SVD," 1989.https://hdl.handle.net/1911/64164Dynamic reconfiguration techniques are presented for a two-dimensional systolic array for the SVD of a matrix. Extra computation time is not required, since idle time inherent in the array is exploited. The scheme does not require additional spare processors and is easily implemented in VLSI. Only minor hardware and communication time increases within each processing element are required.engFault-Tolerant VLSI Processor Array for the SVDConference paperhttp://dx.doi.org/10.1109/ICCD.1989.63351